



# ARM: an overview from the Operating System perspective

# César Huegel Richa

huegel@lisha.ufsc.br

Software/Hardware Integration Laboratory (LISHA) Federal University of Santa Catarina (UFSC)

> Florianópolis, Santa Catarina, Brazil April, 2018



# **Summary**



- Introduction
- ARMv7 architecture
- Data Sizes and Instruction Sets
- Programmer's Model
- Exceptions and Interruptions
- Systick







Acorn RISC Machine (ARM1): a new, powerful,
 CPU design for the replacement of the 8-bit
 6502 in Acorn Computers (Cambridge, 1985).







- Acorn RISC Machine (ARM1): a new, powerful,
   CPU design for the replacement of the 8-bit
   6502 in Acorn Computers (Cambridge, 1985).
- 1990 spin-off: ARM (Advanced RISC Machines)







- Acorn RISC Machine (ARM1): a new, powerful,
   CPU design for the replacement of the 8-bit
   6502 in Acorn Computers (Cambridge, 1985).
- 1990 spin-off: ARM (Advanced RISC Machines)
- Also develops technologies to assist the ARM architecture designing
  - Software tools, development boards, debug hw, ...



# **History of ARM**



- Acorn RISC Machine (ARM1): a new, powerful,
   CPU design for the replacement of the 8-bit
   6502 in Acorn Computers (Cambridge, 1985).
- 1990 spin-off: ARM (Advanced RISC Machines)
- Also develops technologies to assist the ARM architecture designing
  - Software tools, development boards, debug hw, ...
- The ARM Business Model

ARM does not manufacture processors.











# **ARM Processor Roadmap**





From: http://wiki.csie.ncku.edu.tw/embedded/arm-roadmap-2017q1.pdf



# **ARM Processor Roadmap**



















| ARM Family                   | ARM Architecture | ARM Core                             |  |  |
|------------------------------|------------------|--------------------------------------|--|--|
|                              |                  |                                      |  |  |
| ARM11                        | ARMv6,           | ARM1136J(F)-S,                       |  |  |
|                              | ARMv6-M          | Cortex-M0, M0+, M1                   |  |  |
| Cortex-M                     | ARMv7-M          | Cortex-M3                            |  |  |
|                              | ARMv7E-M         | Cortex-M4, M7                        |  |  |
| Cortex-R                     | ARMv7-R          | Cortex-R4, R5, R7, R8                |  |  |
| O = ret = v . A . (20 lb it) | ARMv7-A          | Cortex-A5, A7, A8, A9, A12, A15, A17 |  |  |
| Cortex-A (32-bit)            | ARMv8-A          | Cortex-A32                           |  |  |
| Cortex-A (64-bit)            | ARMv8-A          | Cortex-A35, A53, A57, A72, A73       |  |  |
|                              | ARMv8.2-A        | Cortex-A55, A75                      |  |  |







- Application profile (ARMv7-A)
  - Highest performance (optimized for rich operating systems)
  - e.g. Cortex-A5,A7,A8,A9,A12,A15, ....



# **Architecture ARMv7 profiles**



- Application profile (ARMv7-A)
  - Highest performance (optimized for rich operating systems)
  - e.g. Cortex-A5,A7,A8,A9,A12,A15, ....
- Real-time profile (ARMv7-R)
  - Fast response (optimized for high-performance, hard real-time applications)
  - e.g. Cortex-R7



# **Architecture ARMv7 profiles**



- Application profile (ARMv7-A)
  - Highest performance (optimized for rich operating systems)
  - e.g. Cortex-A5,A7,A8,A9,A12,A15, ....
- Real-time profile (ARMv7-R)
  - Fast response (optimized for high-performance, hard real-time applications)
  - e.g. Cortex-R7
- Microcontroller profile (ARMv7-M)
  - Smallest/lowest power (optimized for discrete processing and microcontroller)
  - e.g. Cortex-M3



# **Data Sizes and Instruction Sets**



■ ARM is a 32-bit load/store RISC architecture No direct manipulation of memory contents



# **Data Sizes and Instruction Sets**



- ARM is a 32-bit load/store RISC architecture No direct manipulation of memory contents
- Supported data types
  - Byte (8 bits)
  - Halfword (16 bits)
  - Word (32 bits)



# **Data Sizes and Instruction Sets**



- ARM is a 32-bit load/store RISC architecture No direct manipulation of memory contents
- Supported data types
  - Byte (8 bits)
  - Halfword (16 bits)
  - Word (32 bits)
- ARM cores implement two basic instruction sets
  - ARM: all 32 bits long
  - Thumb: mix of 16 and 32 bits
    - Thumb2: Thumb instructions + many extra 32 and 16 bit instructions

Note: ARMv7-M only supports Thumb/Thumb2 instructions







- ARM has a total of 37 registers
  - All of these are 32-bit long
    - 18 general purpose registers {r0, ...., r12}
    - 6 dedicated stack pointer (sp) {r13}
    - 6 dedicated link register (lr) {r14}
    - 1 dedicated program counter (pc) {r15}
    - 1 dedicated current program status register {cpsr}
    - 5 dedicated saved program status register {spsr}



# **ARMv7-AR's Register Set**



- ARM has a total of 37 registers
  - All of these are 32-bit long
    - 18 general purpose registers {r0, ...., r12}
    - 6 dedicated stack pointer (sp) {r13}
    - 6 dedicated link register (lr) {r14}
    - 1 dedicated program counter (pc) {r15}
    - 1 dedicated current program status register {cpsr}
    - 5 dedicated saved program status register {spsr}

| r0        |
|-----------|
| <b>r1</b> |
| r2        |
| r3        |
| r4        |
| r5        |
| r6        |
| r7        |
| r8        |
| r9        |
| r10       |
| r11       |
| r12       |
| r13 (sp)  |
| r14 (lr)  |
| r15 (pc)  |

cpsr



# **ARMv7-AR's Register Set**



- ARM has a total of 37 registers
  - All of these are 32-bit long
    - 18 general purpose registers {r0, ...., r12}
    - 6 dedicated stack pointer (sp) {r13}
    - 6 dedicated link register (lr) {r14}
    - 1 dedicated program counter (pc) {r15}
    - 1 dedicated current program status register {cpsr}
    - 5 dedicated saved program status register {spsr}
- Where are the other registers?

| r0        |  |
|-----------|--|
| <b>r1</b> |  |
| r2        |  |
| r3        |  |
| r4        |  |
| r5        |  |
| r6        |  |
| r7        |  |
| r8        |  |
| r9        |  |
| r10       |  |
| r11       |  |
| r12       |  |
| r13 (sp)  |  |
| r14 (lr)  |  |
| r15 (pc)  |  |

cpsr



# **ARMv7-AR's Register Set**



- ARM has a total of 37 registers
  - All of these are 32-bit long
    - 18 general purpose registers {r0, ...., r12}
    - 6 dedicated stack pointer (sp) {r13}
    - 6 dedicated link register (lr) {r14}
    - 1 dedicated program counter (pc) {r15}
    - 1 dedicated current program status register {cpsr}
    - 5 dedicated saved program status register {spsr}
- Where are the other registers?
- Banked register

A <u>register</u> that has <u>multiple instances</u>, with the instance that is in use <u>depending</u> on the <u>processor mode</u>, security state, or other process state.

| r0         |
|------------|
| <b>r</b> 1 |
| r2         |
| r3         |
| r4         |
| r5         |
| r6         |
| r7         |
| r8         |
| r9         |
| r10        |
| r11        |
| r12        |
| r13 (sp)   |
| r14 (lr)   |
| r15 (pc)   |
|            |

cpsr



# **Processor Modes**











| pplicatior<br>evel view |         |        |                  |            | System leve | el view   |           |          |          |
|-------------------------|---------|--------|------------------|------------|-------------|-----------|-----------|----------|----------|
|                         |         |        |                  |            |             |           |           |          |          |
|                         | User    | System | Hyp <sup>†</sup> | Supervisor | Abort       | Undefined | Monitor ‡ | IRQ      | FIQ      |
| R0                      | R0_usr  |        |                  |            |             |           |           |          |          |
| R1                      | R1_usr  |        |                  |            |             |           |           |          |          |
| R2                      | R2_usr  |        |                  |            |             |           |           |          |          |
| R3                      | R3_usr  |        |                  |            |             |           |           |          |          |
| R4                      | R4_usr  |        |                  |            |             |           |           |          |          |
| R5                      | R5_usr  |        |                  |            |             |           |           |          |          |
| R6                      | R6_usr  |        |                  |            |             |           |           |          |          |
| R7                      | R7_usr  |        |                  |            |             |           |           |          |          |
| R8                      | R8_usr  |        |                  |            |             |           |           |          | R8_fiq   |
| R9                      | R9_usr  |        |                  |            |             |           |           |          | R9_fiq   |
| R10                     | R10_usr |        |                  |            |             |           |           |          | R10_fiq  |
| R11                     | R11_usr |        |                  |            |             |           |           |          | R11_fiq  |
| R12                     | R12_usr |        |                  |            |             |           |           |          | R12_fiq  |
| SP                      | SP_usr  |        | SP_hyp           | SP_svc     | SP_abt      | SP_und    | SP_mon    | SP_irq   | SP_fiq   |
| LR                      | LR_usr  |        |                  | LR_svc     | LR_abt      | LR_und    | LR_mon    | LR_irq   | LR_fiq   |
| PC                      | PC      |        |                  |            |             |           |           |          |          |
| APSR                    | CPSR    |        |                  |            |             |           |           |          |          |
|                         |         |        | SPSR_hyp         | SPSR_svc   | SPSR_abt    | SPSR_und  | SPSR_mon  | SPSR_irq | SPSR_fic |
|                         |         |        | ELR_hyp          |            | •           | •         | •         |          |          |







| User,<br>SYS | FIQ          | IRQ             | SVC             | Undef           | Abort           |
|--------------|--------------|-----------------|-----------------|-----------------|-----------------|
| r0           |              |                 |                 |                 |                 |
| r1           |              |                 |                 |                 |                 |
| r2           | User<br>mode |                 |                 |                 |                 |
| r3           | r0-r7,       |                 |                 |                 |                 |
| r4           | r15,         | User            | User            | User            | User            |
| r5           | and<br>cpsr  | mode            | mode            | mode            | mode            |
| r6           |              | r0-r12,<br>r15, | r0-r12,<br>r15, | r0-r12,<br>r15, | r0-r12,<br>r15, |
| <b>r7</b>    |              | and             | and             | and             | and             |
| r8           | r8           | cpsr            | cpsr            | cpsr            | cpsr            |
| r9           | r9           |                 |                 |                 |                 |
| r10          | r10          |                 |                 |                 |                 |
| r11          | r11          |                 |                 |                 |                 |
| r12          | r12          |                 |                 |                 |                 |
| r13 (sp)     | r13 (sp)     | r13 (sp)        | r13 (sp)        | r13 (sp)        | r13 (sp)        |
| r14 (lr)     | r14 (lr)     | r14 (lr)        | r14 (lr)        | r14 (lr)        | r14 (lr)        |
| r15 (pc)     |              |                 |                 |                 |                 |
| cpsr         | spsr         | spsr            | spsr            | spsr            | spsr            |









- Condition code flags
  - N = Negative result from ALU
  - Z = Zero result from ALU
  - C = ALU operation Carried out
  - V = ALU operation oVerflowed
- Sticky Overflow flag Q flag
  - Indicates if saturation has occurred
- SIMD Condition code bits GE[3:0]
  - Used by some SIMD instructions
- IF THEN status bits IT[abcde]
  - Controls conditional execution of Thumb instructions

- T bit
  - T = 0: Processor in ARM state
  - T = 1: Processor in Thumb state
- J bit
  - J = 1: Processor in Jazelle state
- Mode bits
  - Specify the processor mode
- Interrupt Disable bits
  - I = 1: Disables IRQ
  - F = 1: Disables FIQ
- E bit
  - E = 0: Data load/store is little endian
  - E = 1: Data load/store is bigendian
- A bit
  - A = 1: Disable imprecise data aborts



# **ARMv7-M Register Set**



# ARM has a total of 18 registers

- All of these are 32-bit long
  - 13 general purpose registers {r0, ...., r12}
  - 2 dedicated stack pointer (sp) {r13}
    - 2 banked ver. (sp main or MSP, sp process or PSP)
  - 1 dedicated link register (lr) {r14}
  - 1 dedicated program counter (pc) {r15}
  - 1 dedicated program status register {xpsr}
    - not explicitly accessible
    - saved to the stack on an exception
    - subsets available as APSR, IPSR, EPSR

| r0        |
|-----------|
| <b>r1</b> |
| r2        |
| r3        |
| r4        |
| r5        |
| r6        |
| r7        |
| r8        |
| r9        |
| r10       |
| r11       |
| r12       |
| r13 (sp)  |
| r14 (lr)  |
| r15 (pc)  |
|           |

xpsr



# **Processor Modes**



# ■ ARMv7-M

| Mode    | Privilege              | Stack pointer | Typical usage model                                                                                                                                                                                           |
|---------|------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Handler |                        | Main          | Exception handling                                                                                                                                                                                            |
|         | <b>Privileged</b> read | Main          | Execution of a privileged process or thread using a common stack in a system that only supports privileged access                                                                                             |
| Thread  |                        | Process       | Execution of a privileged process or thread using a stack reserved for that process or thread in a system that only supports privileged access, or that supports a mix of privileged and unprivileged threads |
| Thread  | Unprivileged           | Main          | Execution of an unprivileged process or thread using a common stack in a system that supports privileged and unprivileged access.                                                                             |
|         |                        | Process       | Execution of an unprivileged process or thread using a stack reserved for that process or thread in a system that supports privileged and unprivileged access                                                 |

Main → SP\_main (MSP)
Process → SP\_process (PSP)







### ■ ARMv7-M



# Application Program Status Register (APSR)

- N: Negative result from ALU
- Z: Zero result from ALU
- C: ALU operation carry out
- V: ALU operation overflow
- Q: Saturated math overflow
- GE: Reserved bits (DSP extension)







## ■ ARMv7-M



- Interrupt Program Status Register (IPSR)
  - When the processor is executing an exception handler, holds the exception number of the exception being processed. Otherwise, the IPSR value is zero.
    - Exception Number: currently executing exception and its entry vector.







#### ■ ARMv7-M



- Execution Program Status Register (EPSR)
  - T: current instruction set (always 1)
  - ICI/IT: IF-THEN base condition code or Interrupt continue information







- ARMv7-AR
  - When an exception occurs, the core...



# **Exception Handling**



- ARMv7-AR
  - When an exception occurs, the core...
    - \*1. Save processor status
      - Copies CPSR into SPSR\_<mode>
      - Stores the return address in LR\_<mode>
      - Adjusts LR based on exception type







## ARMv7-AR

When an exception occurs, the core...

### \*1. Save processor status

- Copies CPSR into SPSR\_<mode>
- Stores the return address in LR <mode>
- Adjusts LR based on exception type

#### \*2. Change processor status

- Mode field bits
- ARM or Thumb state
- Interrupt disable bits
- Sets PC to vector address

|              | •<br>•<br>-           |
|--------------|-----------------------|
| 0x1C         | FIQ                   |
| 0x1C<br>0x18 | IRQ                   |
| 0x16<br>0x14 | (Pocoryod)            |
| 0x14<br>0x10 | Data Abort            |
| 0x10         | Prefetch Abort        |
| 0x0C<br>0x08 | Supervisor Call       |
| 0x06<br>0x04 |                       |
|              | Undefined Instruction |
| 0x00         | Reset                 |

**Vector Table** 







When an exception occurs, the core...

# \*1. Save processor status

- Copies CPSR into SPSR\_<mode>
- Stores the return address in LR <mode>
- Adjusts LR based on exception type

### \*2. Change processor status

- Mode field bits
- ARM or Thumb state
- Interrupt disable bits
- Sets PC to vector address

#### 3. Execute exception handler

– <users code>

|      | -<br>-                       |
|------|------------------------------|
| 0x1C | FIQ                          |
| 0x18 | IRQ                          |
| 0x14 | (Reserved)                   |
| 0x10 | Data Abort                   |
| 0x0C | Prefetch Abort               |
| 80x0 | Supervisor Call              |
| 0x04 | <b>Undefined Instruction</b> |
| 0x00 | Reset                        |
|      | Manhay Talala                |

**Vector Table** 







### ARMv7-AR

When an exception occurs, the core...

### \*1. Save processor status

- Copies CPSR into SPSR\_<mode>
- Stores the return address in LR\_<mode>
- Adjusts LR based on exception type

#### \*2. Change processor status

- Mode field bits
- ARM or Thumb state
- Interrupt disable bits
- Sets PC to vector address

### 3. Execute exception handler

- <users code>
- To return, exception handler need to...









When an exception occurs, the core...

## \*1. Save processor status

- Copies CPSR into SPSR <mode>
- Stores the return address in LR <mode>
- Adjusts LR based on exception type

## \*2. Change processor status

- Mode field bits
- ARM or Thumb state
- Interrupt disable bits
- Sets PC to vector address

#### 3. Execute exception handler

– <users code>

To return, exception handler need to...

# 4. Return to main application

- Restore CPSR from SPSR <mode>
- Restore PC from LR <mode>

**Vector Table** 

0x18

0x14

<sup>0</sup>x1C FIQ **IRQ** 0x10 **Data Abort** 0x0C **Prefetch Abort Supervisor Call** 80x0 0x04**Undefined Instruction** 0x00 Reset

<sup>\*</sup> automatically performed by the core





#### ■ ARMv7-AR

When an exception occurs, the core...

#### \*1. Save processor status

- Copies CPSR into SPSR\_<mode>
- Stores the return address in LR <mode>
- Adjusts LR based on exception type

### \*2. Change processor status

- Mode field bits
- ARM or Thumb state
- Interrupt disable bits
- Sets PC to vector address

#### 3. Execute exception handler

- <users code>
- To return, exception handler need to...

## 4. Return to main application

- Restore CPSR from SPSR\_<mode>
- Restore PC from LR <mode>

**Main Application** 



<sup>\*</sup> automatically performed by the core





- ARMv7-M
  - Processor Modes (overview)

```
Thread Mode

{ Application Code }

{ Exception Code }

Handler Mode
```





- ARMv7-M
  - Processor Modes (overview)









- ARMv7-M
  - Processor Modes (overview)







- ARMv7-M
  - Processor Modes (overview)







- ARMv7-M
  - Processor Modes (overview)













- Exception types:
  - Reset
  - Non-maskable Interrupts (NMI)
  - Faults
  - PendSV
  - SVCall
  - External Interrupt
  - SysTick Interrupt





- ARMv7-M
  - Exception types:
    - Reset
    - Non-maskable Interrupts (NMI)
    - Faults
    - PendSV
    - SVCall
    - External Interrupt
    - SysTick Interrupt
  - Exceptions processed in Handler mode (except reset)
    - Exceptions always run privileged





- Exception types:
  - Reset
  - Non-maskable Interrupts (NMI)
  - Faults
  - PendSV
  - SVCall
  - External Interrupt
  - SysTick Interrupt
- Exceptions processed in Handler mode (except reset)
  - Exceptions always run privileged
- Interrupt handling
  - Interrupts are a sub-class of exception
  - Automatic save and restore processor registers {xPSR, PC, LR, R12, R3-R0}
  - Allows handler to be written entirely in 'C'







- ARMv7-M
  - First entry contains initial Main SP

| Addres       | S                    | Vector # |
|--------------|----------------------|----------|
| 0x40 + 4*N   | External N           | 16 + N   |
|              |                      |          |
| 0x40         | External 0           | 16       |
| 0x3C         | SysTick              | 15       |
| 0x38         | PendSV               | 14       |
| 0x34         | Reserved             | 13       |
| 0x30         | <b>Debug Monitor</b> | 12       |
| 0x2C         | SVC                  | 11       |
| 0x1C to 0x28 | Reserved (x4)        | 7-10     |
| 0x18         | Usage Fault          | 6        |
| 0x14         | Bus Fault            | 5        |
| 0x10         | Mem Manage Fault     | 4        |
| 0x0C         | Hard Fault           | 3        |
| 80x0         | NMI                  | 2        |
| 0x04         | Reset                | 1        |
| 0x00         | Initial Main SP      | N/A      |



## **Vector Table**



- First entry contains initial Main SP
- All other entries are addresses for exception handler

| Address      |                      | Vector # |
|--------------|----------------------|----------|
| 0x40 + 4*N   | External N           | 16 + N   |
|              |                      |          |
| 0x40         | External 0           | 16       |
| 0x3C         | SysTick              | 15       |
| 0x38         | PendSV               | 14       |
| 0x34         | Reserved             | 13       |
| 0x30         | <b>Debug Monitor</b> | 12       |
| 0x2C         | SVC                  | 11       |
| 0x1C to 0x28 | Reserved (x4)        | 7-10     |
| 0x18         | Usage Fault          | 6        |
| 0x14         | Bus Fault            | 5        |
| 0x10         | Mem Manage Fault     | 4        |
| 0x0C         | Hard Fault           | 3        |
| 0x08         | NMI                  | 2        |
| 0x04         | Reset                | 1        |
| 0x00         | Initial Main SP      | N/A      |



## **Vector Table**



- First entry contains initial Main SP
- All other entries are addresses for exception handler
- Table has up 496 external interrupts
   Implementation-defined

| Address      |                      | Vector # |
|--------------|----------------------|----------|
| 0x40 + 4*N   | External N           | 16 + N   |
|              |                      |          |
| 0x40         | External 0           | 16       |
| 0x3C         | SysTick              | 15       |
| 0x38         | PendSV               | 14       |
| 0x34         | Reserved             | 13       |
| 0x30         | <b>Debug Monitor</b> | 12       |
| 0x2C         | SVC                  | 11       |
| 0x1C to 0x28 | Reserved (x4)        | 7-10     |
| 0x18         | Usage Fault          | 6        |
| 0x14         | Bus Fault            | 5        |
| 0x10         | Mem Manage Fault     | 4        |
| 0x0C         | Hard Fault           | 3        |
| 80x0         | NMI                  | 2        |
| 0x04         | Reset                | 1        |
| 0x00         | Initial Main SP      | N/A      |







- First entry contains initial Main SP
- All other entries are addresses for exception handler
- Table has up 496 external interrupts
  - Implementation-defined
- Table may be relocated
  - Use vector table offset register
  - Still require minimal table entries (0x0) for booting the core

| Addres       | S                    | Vector # |
|--------------|----------------------|----------|
| 0x40 + 4*N   | External N           | 16 + N   |
| ***          |                      |          |
| 0x40         | External 0           | 16       |
| 0x3C         | SysTick              | 15       |
| 0x38         | PendSV               | 14       |
| 0x34         | Reserved             | 13       |
| 0x30         | <b>Debug Monitor</b> | 12       |
| 0x2C         | SVC                  | 11       |
| 0x1C to 0x28 | Reserved (x4)        | 7-10     |
| 0x18         | <b>Usage Fault</b>   | 6        |
| 0x14         | Bus Fault            | 5        |
| ng 0x10      | Mem Manage Fault     | 4        |
| 0x0C         | Hard Fault           | 3        |
| 80x0         | NMI                  | 2        |
| 0x04         | Reset                | 1        |
| 0x00         | Initial Main SP      | N/A      |
|              |                      |          |







- First entry contains initial Main SP
- All other entries are addresses for exception handler
- Table has up 496 external interrupts
  - Implementation-defined
- Table may be relocated
  - Use vector table offset register
  - Still require minimal table entries (0x0) for booting the core
- Each exception has a vector number
  - Used in Interrupt Control and State Register to indicate the active or pending exception type

| Addre              | SS                   | Vector # |
|--------------------|----------------------|----------|
| 0x40 + 4*N         | External N           | 16 + N   |
|                    |                      |          |
| 0x40               | External 0           | 16       |
| 0x3C               | SysTick              | 15       |
| 0x38               | PendSV               | 14       |
| 0x34               | Reserved             | 13       |
| 0x30               | <b>Debug Monitor</b> | 12       |
| 0x2C               | SVC                  | 11       |
| 0x1C to 0x28       | Reserved (x4)        | 7-10     |
| 0x18               | <b>Usage Fault</b>   | 6        |
| 0x14               | Bus Fault            | 5        |
| ng <sub>0x10</sub> | Mem Manage Fault     | 4        |
| 0x0C               | Hard Fault           | 3        |
| 80x0               | NMI                  | 2        |
| 0x04               | Reset                | 1        |
| 0x00               | Initial Main SP      | N/A      |
|                    |                      |          |









- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor core





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor core Why?





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!
  - One Non-Maskable Interrupt (NMI) supported





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!
  - One Non-Maskable Interrupt (NMI) supported
  - Features:
    - Supports up to 496 interrupts (impdef)





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!
  - One Non-Maskable Interrupt (NMI) supported
  - Features:
    - Supports up to 496 interrupts (impdef)
    - Programmable priority level (0-255) for each interrupt





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!
  - One Non-Maskable Interrupt (NMI) supported
  - Features:
    - Supports up to 496 interrupts (impdef)
    - Programmable priority level (0-255) for each interrupt
    - Support for tail-chaining
    - Support for late arrival





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!
  - One Non-Maskable Interrupt (NMI) supported
  - Features:
    - Supports up to 496 interrupts (impdef)
    - Programmable priority level (0-255) for each interrupt
    - Support for tail-chaining
    - Support for late arrival



Less overhead of saving and restoring context.





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!
  - One Non-Maskable Interrupt (NMI) supported
  - Features:
    - Supports up to 496 interrupts (impdef)
    - Programmable priority level (0-255) for each interrupt
    - Support for tail-chaining
    - Support for late arrival



Less overhead of saving and restoring context.

- xPSR





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!
  - One Non-Maskable Interrupt (NMI) supported
  - Features:
    - Supports up to 496 interrupts (impdef)
    - Programmable priority level (0-255) for each interrupt
    - Support for tail-chaining
    - Support for late arrival



Less overhead of saving and restoring context.

- xPSR
  - automatically saved on int. entry
  - automatically saved on int. exit





- ARMv7-M
  - External interrupts are handled by NVIC
    - Tightly coupled with processor coreWhy? Low latency!
  - One Non-Maskable Interrupt (NMI) supported
  - Features:
    - Supports up to 496 interrupts (impdef)
    - Programmable priority level (0-255) for each interrupt
    - Support for tail-chaining
    - Support for late arrival

Less overhead of saving and restoring context.

- xPSR
  - automatically saved on int. entry
  - automatically saved on int. exit

No instruction overhead



## **NVIC – Overview**









### ■ ARMv7-M







### ■ ARMv7-M







#### ■ ARMv7-M

















## **NVIC – Late Arrival**



### ■ ARMv7-M





## **NVIC – Late Arrival**



#### ■ ARMv7-M



Late arrival of a higher priority interrupt



## **NVIC – Late Arrival**



### ■ ARMv7-M



Late arrival of a higher priority interrupt



## **NVIC – Late Arrival**





From: https://web.eecs.umich.edu/~prabal/teaching/eecs373-f10/slides/lec7.pdf













## ■ ARMv7-M

#### Table B3-8 NVIC register summary

| Address                   | Name                       | Type | Reset      | Description                                                              |
|---------------------------|----------------------------|------|------------|--------------------------------------------------------------------------|
| 0xE000E100-<br>0xE000E13C | NVIC_ISER0-<br>NVIC_ISER15 | RW   | 0x00000000 | Interrupt Set-Enable Registers, NVIC_ISER0-NVIC_ISER15 on page B3-684    |
| 0xE000E180-<br>0xE000E1BC | NVIC_ICER0-<br>NVIC_ICER15 | RW   | 0x00000000 | Interrupt Clear-Enable Registers, NVIC_ICER0-NVIC_ICER15 on page B3-684  |
| 0xE000E200-<br>0xE000E23C | NVIC_ISPR0-<br>NVIC_ISPR15 | RW   | 0x00000000 | Interrupt Set-Pending Registers, NVIC_ISPR0-NVIC_ISPR15 on page B3-685   |
| 0xE000E280-<br>0xE000E2BC | NVIC_ICPR0-<br>NVIC_ICPR15 | RW   | 0x00000000 | Interrupt Clear-Pending Registers, NVIC_ICPR0-NVIC_ICPR15 or page B3-685 |
| 0xE000E300-<br>0xE000E33C | NVIC_IABR0-<br>NVIC_IABR15 | RO   | 0x00000000 | Interrupt Active Bit Registers, NVIC_IABR0-NVIC_IABR15 on page B3-686    |
| 0xE000E340-<br>0xE000E3FC | -                          | -    | -          | Reserved                                                                 |
| 0xE000E400-<br>0xE000E5EC | NVIC_IPR0-<br>NVIC_IPR123  | RW   | 0x00000000 | Interrupt Priority Registers, NVIC_IPR0-NVIC_IPR123 on page B3-686       |
| 0xE000E5F0-<br>0xE000ECFC | -                          | -    | -          | Reserved                                                                 |





#### ■ ARMv7-M

Interrupt Priority Registers, NVIC\_IPR 0 - 123

|      | 31 |          | 24 2 | .3       | 16 | 15    | 8   | 7    | 0   |
|------|----|----------|------|----------|----|-------|-----|------|-----|
| IPRn |    | PRI_4n+3 |      | PRI_4n+2 |    | PRI_4 | n+1 | PRI_ | _4n |
|      | 31 | ***      | 24 2 | 23       | 16 | 15    | 8   | 7    | 0   |
| IPR0 |    | PRI_N3   |      | PRI_N2   |    | PRI   | _N1 | PRI_ | _N0 |

**PRI\_N3, bits[31:24]** For register NVIC\_IPRn, priority of interrupt number 4n+3.

**PRI\_N2**, bits[23:16] For register NVIC\_IPRn, priority of interrupt number 4n+2.

**PRI\_N1, bits[15:8]** For register NVIC\_IPRn, priority of interrupt number 4n+1.

**PRI\_N0, bits[7:0]** For register NVIC\_IPRn, priority of interrupt number 4n.







Table B3-9 Implemented NVIC registers, except NVIC\_IPRs

| ICTR.INTLINESNUM | Maximum number of interrupts | Last implemented<br>NVIC_ISER | Corresponding interrupts |
|------------------|------------------------------|-------------------------------|--------------------------|
| 0b0000           | 32                           | NVIC_ISER0                    | 0-31                     |
| 0b0001           | 64                           | NVIC_ISER1                    | 32-63                    |
| 0b0010           | 96                           | NVIC_ISER2                    | 64-95                    |
| 0b0011           | 128                          | NVIC_ISER3                    | 96-127                   |
| 0b0100           | 160                          | NVIC_ISER4                    | 128-159                  |
| 0b0101           | 192                          | NVIC_ISER5                    | 160-191                  |
| 0b0110           | 224                          | NVIC_ISER6                    | 192-223                  |
| 0b0111           | 256                          | NVIC_ISER7                    | 224-255                  |
| 0b1000           | 288                          | NVIC_ISER8                    | 256-287                  |
| 0b1001           | 320                          | NVIC_ISER9                    | 288-319                  |
| 0b1010           | 352                          | NVIC_ISER10                   | 320-351                  |
| 0b1011           | 384                          | NVIC_ISER11                   | 352-383                  |
| 0b1100           | 416                          | NVIC_ISER12                   | 384-415                  |
| 0b1101           | 448                          | NVIC_ISER13                   | 416-447                  |
| 0b1110           | 480                          | NVIC_ISER14                   | 448-479                  |
| 0b1111           | 496                          | NVIC_ISER15                   | 480-495                  |







Table B3-10 Implemented NVIC\_IPRs

| ICTR.INTLINESNUM | Maximum number of interrupts | Last implemented<br>NVIC_IPR | Corresponding interrupts |
|------------------|------------------------------|------------------------------|--------------------------|
| 0b0000           | 32                           | NVIC_IPR7                    | 28-31                    |
| 0b0001           | 64                           | NVIC_IPR15                   | 60-63                    |
| 0b0010           | 96                           | NVIC_IPR23                   | 92-95                    |
| 0b0011           | 128                          | NVIC_IPR31                   | 124-127                  |
| 0b0100           | 160                          | NVIC_IPR39                   | 156-159                  |
| 0b0101           | 192                          | NVIC_IPR47                   | 188-191                  |
| 0b0110           | 224                          | NVIC_IPR55                   | 220-223                  |
| 0b0111           | 256                          | NVIC_IPR63                   | 252-255                  |
| 0b1000           | 288                          | NVIC_IPR71                   | 284-287                  |
| 0b1001           | 320                          | NVIC_IPR79                   | 316-319                  |
| 0b1010           | 352                          | NVIC_IPR87                   | 348-351                  |
| 0b1011           | 384                          | NVIC_IPR95                   | 380-383                  |
| 0b1100           | 416                          | NVIC_IPR103                  | 412-415                  |
| 0b1101           | 448                          | NVIC_IPR111                  | 444-447                  |
| 0b1110           | 480                          | NVIC_IPR119                  | 476-479                  |
| 0b1111           | 496                          | NVIC_IPR123                  | 492-495                  |













1. A reset occurs (reset input was asserted)









- **1.** A reset occurs (reset input was asserted)
- 2. Load MSP register initial value from address 0x00







- 1. A reset occurs (reset input was asserted)
- 2. Load MSP register initial value from address 0x00
- 3. Load reset handler vector address from address 0x04







- 1. A reset occurs (reset input was asserted)
- 2. Load MSP register initial value from address 0x00
- 3. Load reset handler vector address from address 0x04
- 4. Reset handler executes in Thread Mode







- 1. A reset occurs (reset input was asserted)
- 2. Load MSP register initial value from address 0x00
- 3. Load reset handler vector address from address 0x04
- 4. Reset handler executes in Thread Mode
- 5. Optional: reset handler branches to the main program

















- 1. Exception occurs
  - Current instruction stream stops
  - Processor accesses vector table









- 1. Exception occurs
  - Current instruction stream stops
  - Processor accesses vector table
- 2. Vector address for the exception handler loaded from the vector table









- 1. Exception occurs
  - Current instruction stream stops
  - Processor accesses vector table
- 2. Vector address for the exception handler loaded from the vector table
- 3. Exception handler executes in Handler Mode









- 1. Exception occurs
  - Current instruction stream stops
  - Processor accesses vector table
- 2. Vector address for the exception handler loaded from the vector table
- 3. Exception handler executes in Handler Mode
- 4. Exception handler returns to main











- ARMv7-M
  - Provides a simple 24-bit system timer
    - Reload on count == 0
    - Optionally cause SysTick interrupt on count == 0





- ARMv7-M
  - Provides a simple 24-bit system timer
    - Reload on count == 0
    - Optionally cause SysTick interrupt on count == 0
  - Four registers (mapped in memory)
    - SYST\_CSR: control and status register
    - SYST RVR: reload value register
    - SYST\_CVR: current value register
    - SYST\_CALIB: calibration value register





- ARMv7-M
  - Provides a simple 24-bit system timer
    - Reload on count == 0
    - Optionally cause SysTick interrupt on count == 0
  - Four registers (mapped in memory)
    - SYST\_CSR: control and status register
    - SYST RVR: reload value register
    - SYST\_CVR: current value register
    - SYST\_CALIB: calibration value register
  - Example usages:
    - As a virtual counter that indicated virtual time
    - Measuring elapsed time
    - Executing tasks periodically





## ■ ARMv7-M

#### Table B3-7 SysTick register summary

| Address                   | Name       | Туре | Reset       | Description                                                   |
|---------------------------|------------|------|-------------|---------------------------------------------------------------|
| 0xE000E010                | SYST_CSR   | RW   | 0x0000000xa | SysTick Control and Status Register, SYST_CSR                 |
| 0xE000E014                | SYST_RVR   | RW   | UNKNOWN     | SysTick Reload Value Register, SYST_RVR on page B3-678        |
| 0xE000E018                | SYST_CVR   | RW   | UNKNOWN     | SysTick Current Value Register, SYST_CVR on page B3-678       |
| 0xE000E01C                | SYST_CALIB | RO   | IMP DEF     | SysTick Calibration value Register, SYST_CALIB on page B3-679 |
| 0xE000E020-<br>0xE000E0FC | -          | -    | -           | Reserved                                                      |





- ARMv7-M
  - SysTick Control and Status Register, SYST\_CSR



- COUNTFLAG (read only)
  - 0 → Timer has not counted to 0
  - 1 → Timer has counted to 0
  - is set to 1 by a count transition from 1 to 0
  - is cleared to 0 by a SW read of this register, and by any write to the CVR.

Note: Debugger reads do not clear the COUNTFLAG





96

- ARMv7-M
  - SysTick Control and Status Register, SYST\_CSR



- CLKSOURCE
  - 0 → uses the IMP DEF external reference clock
  - 1 → used the processor clock

Note: if no external clock is provided, this bit is 1 and ignore writes





- ARMv7-M
  - SysTick Control and Status Register, SYST\_CSR



- TICKINT
  - 0 → count to 0 does not affect the SysTick exception status
  - $1 \rightarrow$  count to 0 changes the SysTick exception status to pending





- ARMv7-M
  - SysTick Control and Status Register, SYST\_CSR



- ENABLE
  - 0 → counter is disabled
  - 1 → counter is operating





- ARMv7-M
  - SysTick Reload Value Register, SYST\_RVR



#### RELOAD

The value to load into the SYST\_CVR when the counter reaches 0





- ARMv7-M
  - SysTick Current Value Register, SYST\_CVR



#### CURRENT

This is the value of the counter at the time it is sampled





- ARMv7-M
  - The SysTick counter reload and current value are not initialized by hardware. This means the correct initialization sequence for the SysTick counter is:





- ARMv7-M
  - The SysTick counter reload and current value are not initialized by hardware. This means the correct initialization sequence for the SysTick counter is:
    - 1. Program reload value





- ARMv7-M
  - The SysTick counter reload and current value are not initialized by hardware. This means the correct initialization sequence for the SysTick counter is:
    - 1. Program reload value
    - 2. Clear current value





- ARMv7-M
  - The SysTick counter reload and current value are not initialized by hardware. This means the correct initialization sequence for the SysTick counter is:
    - 1. Program reload value
    - 2. Clear current value
    - 3. Program Control and Status Register



# System Timer – SysTick Operation



- ARMv7-M
  - Let's take a look at the SysTick Diagram





# **Memory System Architecture**



■ ARMv7-AR







- ARMv7-AR
  - Virtual Memory System Architecture (VMSA)







- ARMv7-AR
  - Virtual Memory System Architecture (VMSA)







- ARMv7-AR
  - Virtual Memory System Architecture (VMSA)
    - Based on Memory Management Unit (MMU)





- ARMv7-AR
  - Virtual Memory System Architecture (VMSA)
    - Based on Memory Management Unit (MMU)





- Virtual Memory System Architecture (VMSA)
  - Based on Memory Management Unit (MMU)
  - e.g. Cortex-A series
- Protected Memory System Architecture (PMSA)
  - Based on Memory Protection Unit (MPU)





- Virtual Memory System Architecture (VMSA)
  - Based on Memory Management Unit (MMU)
  - e.g. Cortex-A series
- Protected Memory System Architecture (PMSA)
  - Based on Memory Protection Unit (MPU)
  - e.g. Cortex-R series





#### ■ ARMv7-AR

- Virtual Memory System Architecture (VMSA)
  - Based on Memory Management Unit (MMU)
  - e.g. Cortex-A series

Why?

- Protected Memory System Architecture (PMSA)
  - Based on Memory Protection Unit (MPU)
  - e.g. Cortex-R series





#### ■ ARMv7-AR

- Virtual Memory System Architecture (VMSA)
  - Based on Memory Management Unit (MMU)
  - e.g. Cortex-A series

Why?

- Protected Memory System Architecture (PMSA)
  - Based on Memory Protection Unit (MPU)
  - e.g. Cortex-R series

Why?





#### ■ ARMv7-AR

The System Control Register (SCTLR)



- SCTLR.I: instruction caches enable
- 0 → instruction cache disabled
- 1 → instruction cache enabled





#### ■ ARMv7-AR

The System Control Register (SCTLR)



- SCTLR.C: data caches enable
- 0 → data cache disabled
- 1 → data cache enabled







#### ■ ARMv7-AR

The System Control Register (SCTLR)



- SCTLR.M: MMU enable

0 → PL1&0 stage 1 MMU disabled

1 → PL1&0 stage 1 MMU enabled

Note: Implementations that includes the Security Extensions, this bit is Banked between the Secure and Non-secure copies of the register.





- ARMv7-A
  - Enabling and disabling the MMU





- ARMv7-A
  - Enabling and disabling the MMU
    - On Startup/Reset





- ARMv7-A
  - Enabling and disabling the MMU
    - On Startup/Reset
      - No Security Extensions
        - SCTLR.M bit resets to 0 (MMU is disabled)





- Enabling and disabling the MMU
  - On Startup/Reset
    - No Security Extensions
      - SCTLR.M bit resets to 0 (MMU is disabled)
    - With Security Extensions
      - SCTLR.M is banked (secure / non-secure)
      - Only secure copy of SCTLR.M bit resets to 0
      - Non-secure copy is UNKNOWN





■ ARMv7-A

Enabling and disabling the MMU (steps)





- ARMv7-A
  - Enabling and disabling the MMU (steps)
    - Disable caches and branch predictor
       Clear I, C and Z bits in SCTLR





- ARMv7-A
  - Enabling and disabling the MMU (steps)
    - Disable caches and branch predictor Clear I, C and Z bits in SCTLR
    - Invalidate Everything





- Enabling and disabling the MMU (steps)
  - Disable caches and branch predictor Clear I, C and Z bits in SCTLR
  - Invalidate Everything Invalidate instruction, data TLBs





- Enabling and disabling the MMU (steps)
  - Disable caches and branch predictor Clear I, C and Z bits in SCTLR
  - Invalidate Everything Invalidate instruction, data TLBs Invalidate L1 instruction and data caches





- Enabling and disabling the MMU (steps)
  - Disable caches and branch predictor Clear I, C and Z bits in SCTLR
  - Invalidate Everything Invalidate instruction, data TLBs Invalidate L1 instruction and data caches Invalidate branch predictor array





- Enabling and disabling the MMU (steps)
  - Disable caches and branch predictor Clear I, C and Z bits in SCTLR
  - Invalidate Everything Invalidate instruction, data TLBs Invalidate L1 instruction and data caches Invalidate branch predictor array
  - Set control registers





- Enabling and disabling the MMU (steps)
  - Disable caches and branch predictor Clear I, C and Z bits in SCTLR
  - Invalidate Everything Invalidate instruction, data TLBs Invalidate L1 instruction and data caches Invalidate branch predictor array
  - Set control registers
  - Enable MMU





- Enabling and disabling the MMU (steps)
  - Disable caches and branch predictor Clear I, C and Z bits in SCTLR
  - Invalidate Everything Invalidate instruction, data TLBs Invalidate L1 instruction and data caches Invalidate branch predictor array
  - Set control registers
  - Enable MMU Set SCTLR.M to enable the MMU





- ARMv7-AR
  - Enabling and disabling the MPU





- ARMv7-AR
  - Enabling and disabling the MPU
    - Software can use the SCTLR.M bit to enable and disable the MPU





- Enabling and disabling the MPU
  - Software can use the SCTLR.M bit to enable and disable the MPU
  - On Startup/Reset





- Enabling and disabling the MPU
  - Software can use the SCTLR.M bit to enable and disable the MPU
  - On Startup/Reset
    - SCTLR.M is cleared to 0 (MPU is disabled)



### **Caches and memory hierarchy**





Figure A3-6 Multiple levels of cache in a memory hierarchy













■ ARMv7-AR

All caches are disabled at reset





- ARMv7-AR
  - All caches are disabled at reset
  - Cache initialization → IMPDEF
    - Initialization routine to invalidate its storage array before it is enabled
    - When it is enabled, the cache state if UNPREDICTABLE if the appropriate initialization routine has not been performed









■ ARMv7-AR

Enabling and disabling Cache





- Enabling and disabling Cache
  - Instruction cache
     SCTLR.I → instruction cache enable
  - Cache enable
     SCTLR.C → data cache enable





#### ■ ARMv7-AR

- Enabling and disabling Cache
  - Instruction cache
     SCTLR.I → instruction cache enable
  - Cache enable
     SCTLR.C → data cache enable

Note: The initialization routine is implementation defined



#### ARMv7-AR vs ARMv7-M



#### The fundamental differences in ARMv7-M

- No ARM instruction set support (Thumb only)
- Only two operating modes
  - Thread mode and Handler Mode
- Co-processors are not supported by default
  - except co-processors 10 and 11 (FP extensions)
- The interrupt controller (NVIC) is part of the processor
- NMI (Non-Maskable Interrupt)
- State is automatically saved/restored on exception entry/return
- The vector table contains address, not instructions



#### ARMv7-AR vs ARMv7-M



- The fundamental differences in ARMv7-AR
  - Advanced SIMD extension (branded as NEON<sup>TM</sup>)
  - Performance Monitors Extensions
    - For advanced debugging/profiling
  - Virtualization Extensions (for virtual platform support)

 The ARMv7-A profile also provides the Security Extensions (branded as TrustZone®)



#### References



- ARMv7-M Architecture Reference Manual
- ARM Architecture Reference Manual: ARMv7-A and ARMv7-R edition
- ARM University Program Material
- https://pt.slideshare.net/GauravVerma3/arm-cort ex-processor-compatibility-mode





# ARM: an overview from the Operating System perspective

#### César Huegel Richa

huegel@lisha.ufsc.br

Software/Hardware Integration Laboratory (LISHA) Federal University of Santa Catarina (UFSC)

> Florianópolis, Santa Catarina, Brazil April, 2018